OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_6/] [rtl/] [verilog/] [pci_bridge32.v] - Rev 77

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
77 Changed module and file names. Updated scripts accordingly. FIFO synchronizations changed. mihad 7822d 23h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v
69 Changed BIST signal names etc.. mihad 7921d 02h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v
68 Changed wrong signal name scanb_sen into scanb_en. tadejm 7924d 12h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v
67 Changed BIST signals for RAMs. tadejm 7924d 16h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v
63 Added additional testcase and changed rst name in BIST to trst mihad 7931d 05h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v
62 Added BIST signals for RAMs. mihad 7933d 22h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v
21 Repaired a few bugs, updated specification, added test bench files and design document mihad 8183d 00h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v
6 Updated all files with inclusion of timescale file for simulation purposes. mihad 8302d 07h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v
2 New project directory structure mihad 8305d 00h /pci/tags/rel_6/rtl/verilog/pci_bridge32.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.