OpenCores
URL https://opencores.org/ocsvn/pit/pit/trunk

Subversion Repositories pit

[/] [pit/] [trunk/] [rtl/] [verilog/] [pit_wb_bus.v] - Rev 21

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
21 Simple language upgrade rehayes 4711d 04h /pit/trunk/rtl/verilog/pit_wb_bus.v
18 Traded 16 data registers for 3 address registers when wait states are enabled. rehayes 5246d 09h /pit/trunk/rtl/verilog/pit_wb_bus.v
17 Change WISHBONE ack signal so no output is generated when wait states are enabled and the bus transaction is terminated in the first cycle. rehayes 5260d 05h /pit/trunk/rtl/verilog/pit_wb_bus.v
14 Cosmetic update, changed no-blocking assigment to blocking assigment rehayes 5468d 06h /pit/trunk/rtl/verilog/pit_wb_bus.v
12 Fixed for single cycle reads rehayes 5499d 05h /pit/trunk/rtl/verilog/pit_wb_bus.v
10 Added SINGLE_CYCLE parameter for WISHBONE bus cycles rehayes 5500d 08h /pit/trunk/rtl/verilog/pit_wb_bus.v
9 fix problem with wb_wacc signal. Old method allowed data to be clocked into register twice. rehayes 5506d 02h /pit/trunk/rtl/verilog/pit_wb_bus.v
2 Initial Release March 14, 2009 - Bob Hayes rehayes 5548d 05h /pit/trunk/rtl/verilog/pit_wb_bus.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.