OpenCores
URL https://opencores.org/ocsvn/rtf65002/rtf65002/trunk

Subversion Repositories rtf65002

[/] [rtf65002/] [trunk/] [rtl/] [verilog/] [store.v] - Rev 35

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
35 - several bug fixes
- mul,mod,div immediates mode than 8 bits
- page two opcode fix on cache miss
- setting upper pc bits in emulation mode (store)
robfinch 3884d 07h /rtf65002/trunk/rtl/verilog/store.v
32 - many changes
- new instructions
- code reorganization
robfinch 3894d 21h /rtf65002/trunk/rtl/verilog/store.v
30 - added additional branches
- modified the pc increment
- modified interrupts, all vector through BRK
- registered some decodes
- added SUPPORT macros to allow core trimming
robfinch 3904d 19h /rtf65002/trunk/rtl/verilog/store.v
25 - add EXEC and ATNI instructions
- fix store byte zero page indexed
- fix break instruction
robfinch 3911d 21h /rtf65002/trunk/rtl/verilog/store.v
23 - added subtract immediate from sp
- added stack relative addressing mode
- added move positive, move negative instructions
- fix: TSA instruction
robfinch 3917d 19h /rtf65002/trunk/rtl/verilog/store.v
21 - config processor mode on reset
- D flag flags extended precision for add/sub
- added software interrupt call facility
- unimplmented opcode vectoring
- bus error signal support
- merge load states to reduce core size
- zero out ir during interrupt
robfinch 3919d 14h /rtf65002/trunk/rtl/verilog/store.v
20 - greater separation of emulation and native mode in source code
- fix instruction buffer fetch for non-cached accesses
- fix the sta (d),y instruction
robfinch 3920d 20h /rtf65002/trunk/rtl/verilog/store.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.