OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [rtl/] [core/] [sdrc_req_gen.v] - Rev 73

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
73 sdram bug in FPGA mode + 8/16 bit address map fix dinesha 1185d 10h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
69 SDRAM address bit increased from 12 bit to 13 bit dinesha 4230d 12h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
55 FPGA Synthesis timing optimisation dinesha 4668d 10h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
54 FPGA Timing Optimisation dinesha 4671d 08h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
51 FPGA relating timing optimisation done dinesha 4672d 09h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
50 Bug fix the request length is fixe dinesha 4674d 13h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
47 SDRAM bus converter bug fix and top-level signal clean up dinesha 4675d 12h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
46 test bench upgrade + rtl cleanup dinesha 4677d 13h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4677d 17h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4681d 18h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
33 clean up dinesha 4682d 11h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
16 8 Bit SDRAM Support is added dinesha 4688d 09h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
15 Port cleanup dinesha 4691d 10h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
13 column bit are made progrmmable dinesha 4691d 10h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v
3 SDRAM controller core files are checked in dinesha 4702d 19h /sdr_ctrl/trunk/rtl/core/sdrc_req_gen.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.