OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [rtl/] [core/] [sdrc_xfr_ctl.v] - Rev 71

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
71 Warning cleanup dinesha 4395d 03h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
69 SDRAM address bit increased from 12 bit to 13 bit dinesha 4395d 04h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
64 CAS Latency support added for 4,5 dinesha 4713d 11h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
55 FPGA Synthesis timing optimisation dinesha 4833d 03h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
54 FPGA Timing Optimisation dinesha 4836d 00h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
51 FPGA relating timing optimisation done dinesha 4837d 01h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
50 Bug fix the request length is fixe dinesha 4839d 05h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4842d 09h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4846d 10h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
36 Clean up dinesha 4847d 01h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v
3 SDRAM controller core files are checked in dinesha 4867d 11h /sdr_ctrl/trunk/rtl/core/sdrc_xfr_ctl.v

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.