OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_6_1_beta/] [KNOWN_BUGS] - Rev 212

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
212 add bug reports
"Problem when INT and JMP"
"P2 Port value restored after expander access"
arniml 6823d 23h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
189 add bug report
"Target address of JMP and CALL to Program Memory Bank 1 corrupted by interrupt"
arniml 6873d 23h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
175 add bug report
"MSB of Program Counter changed upon PC increment"
arniml 6971d 01h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
163 add bug
Wrong clock applied to T0
arniml 7006d 00h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
146 add bug
RD' and WR' not asserted for INS A, BUS and OUTL BUS, A
arniml 7196d 23h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
139 add bug
P1 constantly in push-pull mode in t8048
arniml 7198d 11h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
135 add bug
PSENn Timing
arniml 7240d 10h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
121 update bug description for
Program Memory bank can be switched during interrupt
arniml 7313d 23h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
117 add bug
Program Memory bank can be switched during interrupt
arniml 7314d 23h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
109 add new bug for release 0.1 BETA arniml 7354d 22h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS
105 initial check-in
describe bugs of release 0.1 BETA
arniml 7357d 08h /t48/tags/rel_0_6_1_beta/KNOWN_BUGS

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.