OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1/] [sw/] [verif] - Rev 266

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
266 cell contains io expander tests arniml 6572d 07h /t48/tags/rel_1_1/sw/verif
265 tagging changed for io expander simulation arniml 6572d 07h /t48/tags/rel_1_1/sw/verif
264 initial check-in arniml 6572d 07h /t48/tags/rel_1_1/sw/verif
246 initial check-in arniml 6577d 06h /t48/tags/rel_1_1/sw/verif
245 initial check-in arniml 6577d 07h /t48/tags/rel_1_1/sw/verif
239 adapt t48 external ROM offset arniml 6595d 05h /t48/tags/rel_1_1/sw/verif
238 initial check-in arniml 6595d 05h /t48/tags/rel_1_1/sw/verif
237 initial check-in arniml 6595d 05h /t48/tags/rel_1_1/sw/verif
236 initial check-in arniml 6595d 06h /t48/tags/rel_1_1/sw/verif
229 rework hex/simulation targets arniml 6598d 05h /t48/tags/rel_1_1/sw/verif
199 initial check-in arniml 6829d 09h /t48/tags/rel_1_1/sw/verif
194 initial check-in arniml 6830d 20h /t48/tags/rel_1_1/sw/verif
185 initial check-in arniml 6884d 08h /t48/tags/rel_1_1/sw/verif
184 initial check-in arniml 6884d 09h /t48/tags/rel_1_1/sw/verif
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 6975d 11h /t48/tags/rel_1_1/sw/verif
141 disable external memory to avoid conflicts with outl a, bus arniml 7201d 10h /t48/tags/rel_1_1/sw/verif
131 update arniml 7245d 05h /t48/tags/rel_1_1/sw/verif
130 initial check-in arniml 7245d 05h /t48/tags/rel_1_1/sw/verif
125 exclude from dump compare arniml 7314d 18h /t48/tags/rel_1_1/sw/verif
122 test MB after return from interrupt arniml 7315d 15h /t48/tags/rel_1_1/sw/verif

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.