OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1/] [sw] - Rev 230

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
230 simplify shell command execution arniml 6661d 13h /t48/tags/rel_1_1/sw
229 rework hex/simulation targets arniml 6661d 14h /t48/tags/rel_1_1/sw
199 initial check-in arniml 6892d 17h /t48/tags/rel_1_1/sw
194 initial check-in arniml 6894d 04h /t48/tags/rel_1_1/sw
185 initial check-in arniml 6947d 17h /t48/tags/rel_1_1/sw
184 initial check-in arniml 6947d 18h /t48/tags/rel_1_1/sw
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 7038d 19h /t48/tags/rel_1_1/sw
141 disable external memory to avoid conflicts with outl a, bus arniml 7264d 19h /t48/tags/rel_1_1/sw
132 stop simulation upon assertion error arniml 7308d 14h /t48/tags/rel_1_1/sw
131 update arniml 7308d 14h /t48/tags/rel_1_1/sw
130 initial check-in arniml 7308d 14h /t48/tags/rel_1_1/sw
127 + log status of A11 properly during interrupt routines
+ trigger counter on negative edge of T1 instead of positive edge
arniml 7378d 02h /t48/tags/rel_1_1/sw
126 + specify hex file for external ROM on i8039 command line
+ support for no_dump_compare file in test cell
arniml 7378d 02h /t48/tags/rel_1_1/sw
125 exclude from dump compare arniml 7378d 03h /t48/tags/rel_1_1/sw
124 fix wrong handling of MB after return from interrupt arniml 7379d 00h /t48/tags/rel_1_1/sw
123 support hex file for external ROM arniml 7379d 00h /t48/tags/rel_1_1/sw
122 test MB after return from interrupt arniml 7379d 00h /t48/tags/rel_1_1/sw
118 test MB/interrupt behaviour according to bug report
"Program Memory bank can be switched during interrupt"
arniml 7381d 17h /t48/tags/rel_1_1/sw
113 generate two ROM files based on address:
+ 0 - 2047 : 2k internal ROM
+ 2048 - 4095 : 2k external ROM
arniml 7422d 03h /t48/tags/rel_1_1/sw
104 add white_box directory to test suite arniml 7426d 00h /t48/tags/rel_1_1/sw

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.