OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_4] - Rev 90

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
90 intial check-in arniml 7363d 09h /t48/tags/rel_1_4
89 initial check-in arniml 7377d 05h /t48/tags/rel_1_4
88 allow memory bank switching during interrupts arniml 7378d 07h /t48/tags/rel_1_4
87 abort gracfullt if memory bank switching does not work arniml 7378d 07h /t48/tags/rel_1_4
86 update notice about expander port instructions arniml 7378d 12h /t48/tags/rel_1_4
85 initial check-in arniml 7378d 12h /t48/tags/rel_1_4
84 add if_timing module arniml 7384d 03h /t48/tags/rel_1_4
83 connect if_timing to P2 output of T48 arniml 7384d 04h /t48/tags/rel_1_4
82 check expander timings arniml 7384d 04h /t48/tags/rel_1_4
81 initial check-in arniml 7384d 08h /t48/tags/rel_1_4
80 added if_timing arniml 7384d 08h /t48/tags/rel_1_4
79 add if_timing module arniml 7384d 08h /t48/tags/rel_1_4
78 adjust external timing of BUS arniml 7384d 08h /t48/tags/rel_1_4
77 move from std_logic_arith to numeric_std arniml 7385d 00h /t48/tags/rel_1_4
76 initial check-in arniml 7385d 04h /t48/tags/rel_1_4
75 remove obsolete design unit arniml 7385d 04h /t48/tags/rel_1_4
74 enhance pass/fail detection arniml 7385d 13h /t48/tags/rel_1_4
73 removed dummy_s - workaround not longer needed for GHDL 0.11.1 arniml 7385d 13h /t48/tags/rel_1_4
72 removed superfluous signal from sensitivity list arniml 7385d 13h /t48/tags/rel_1_4
71 add T8039 and its testbench arniml 7391d 05h /t48/tags/rel_1_4

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.