OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [include/] [usbHostSlave_h.v] - Rev 37

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
37 usbHostSlave - Release 2.0. Seperate host and slave top level modules, in addition the original combined host/slave. Improved cross clock domain synchronisation. Fixed wishbone ack bug. Improved fifo reset synchronisation. Added registers to support USB-PHY, ie USB voltage detect, pull-up enable, and full/low speed selection. Removed Altera SOPC component, removed SystemC testbench, and Aldec simulation. Added Icarus Verilog simulation. Added usbDevice sub-project sfielding 5830d 05h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v
36 Revision 1.3 - Fixed input metastability and delay hazard issue sfielding 5985d 17h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v
22 Release 1.2 sfielding 6511d 02h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v
20 Fixed RX clock recovery bug, and RX time out bug sfielding 6742d 00h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v
18 Added dual clock, fixed slave bug, added reset register sfielding 6846d 15h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v
16 Added bus access to SOF timer sfielding 6985d 17h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v
14 Added LS keep alive, fixed clock recovery bug sfielding 7095d 02h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v
12 try again sfielding 7125d 17h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v
10 Added version number sfielding 7142d 01h /usbhostslave/trunk/RTL/include/usbHostSlave_h.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.