OpenCores
URL https://opencores.org/ocsvn/versatile_fifo/versatile_fifo/trunk

Subversion Repositories versatile_fifo

[/] [versatile_fifo/] [trunk] - Rev 32

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
32 fixed SYN directives marcus.erlandsson 4955d 01h /versatile_fifo/trunk
31 port map unneback 5025d 18h /versatile_fifo/trunk
30 port map unneback 5025d 19h /versatile_fifo/trunk
29 ACTEL syn define unneback 5033d 16h /versatile_fifo/trunk
28 ACTEL async dual way FIFO unneback 5041d 02h /versatile_fifo/trunk
27 initial commit, dual way simplex FIFO unneback 5041d 17h /versatile_fifo/trunk
26 added ACTEL synthesis directive as define, +ACTEL unneback 5041d 17h /versatile_fifo/trunk
25 DFF SR as separate logic unneback 5181d 13h /versatile_fifo/trunk
24 updated fifo interfaces with re/rd and we/wr unneback 5182d 03h /versatile_fifo/trunk
23 unneback 5184d 16h /versatile_fifo/trunk
22 async fifo with multiple queues unneback 5184d 16h /versatile_fifo/trunk
21 added DFF SR unneback 5198d 14h /versatile_fifo/trunk
20 unneback 5198d 21h /versatile_fifo/trunk
19 DFF with async clear and set for Altera cycloneIV unneback 5200d 03h /versatile_fifo/trunk
18 ADDR and DATA width set to 8 resp 32 unneback 5200d 17h /versatile_fifo/trunk
17 based on updated versatile counter unneback 5204d 15h /versatile_fifo/trunk
16 changed power of two style unneback 5468d 01h /versatile_fifo/trunk
15 doc updated
gray_counter_defines added
dual port RAM updated
unneback 5471d 19h /versatile_fifo/trunk
14 added PDF unneback 5516d 01h /versatile_fifo/trunk
13 adr update unneback 5517d 04h /versatile_fifo/trunk

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.