OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] [versatile_library/] [trunk/] [rtl/] [verilog/] [Makefile] - Rev 47

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
44 added target independet IO functionns unneback 4855d 17h /versatile_library/trunk/rtl/verilog/Makefile
40 new build environment with custom.v added as a result file unneback 4863d 22h /versatile_library/trunk/rtl/verilog/Makefile
33 updated wb3wb3_bridge unneback 4885d 13h /versatile_library/trunk/rtl/verilog/Makefile
29 updated counter for level1 and level2 function unneback 4912d 19h /versatile_library/trunk/rtl/verilog/Makefile
26 typo in sync FIFO, added cnt_lfsr_ce_q cnt_lfsr_ce_clear_q unneback 4913d 21h /versatile_library/trunk/rtl/verilog/Makefile
25 added sync FIFO unneback 4914d 11h /versatile_library/trunk/rtl/verilog/Makefile
22 added binary counters unneback 4916d 14h /versatile_library/trunk/rtl/verilog/Makefile
18 naming convention vl_ unneback 4918d 22h /versatile_library/trunk/rtl/verilog/Makefile
12 added wishbone comliant modules unneback 4989d 21h /versatile_library/trunk/rtl/verilog/Makefile
5 memories added unneback 5005d 13h /versatile_library/trunk/rtl/verilog/Makefile
4 added counters unneback 5009d 17h /versatile_library/trunk/rtl/verilog/Makefile
3 various updates
counter added
unneback 5012d 12h /versatile_library/trunk/rtl/verilog/Makefile

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.