OpenCores
URL https://opencores.org/ocsvn/wbddr3/wbddr3/trunk

Subversion Repositories wbddr3

[/] [wbddr3/] [trunk/] [bench/] [cpp/] [ddrsdramsim.cpp] - Rev 16

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
16 New, modified code, now works in simulation!! dgisselq 2843d 15h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
14 Lots of changes. Redesigned the refresh logic, and the activate/precharge
logic. While it's still not working on the hardware, it looks better than
before. (I also caught some bugs in the MRx register settings ...)
dgisselq 2859d 12h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
13 Cleanup, bug fixes--sadly, the code no longer works, so while it's "better"
in that it can build at 200MHz, it no longer works in the Verilator simulation.
dgisselq 2860d 11h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
12 Added the write-read and write-precharge extra delays into both module and
simulation.
dgisselq 2861d 15h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
9 Making progress: The singular write and pipe read tests work. Random pipe
reads still failing.
dgisselq 2861d 18h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
8 Singular reads and writes now work (in the Verilator simulator)--just not
pipelined reads or writes.
dgisselq 2862d 02h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
7 Make lots of progress. Reset works, and refresh is within a clock measurement
or two of working properly. Singular sequential writes work as well.
dgisselq 2863d 11h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
6 Lots of bug fixes. The controller now proceeds through the proper reset
logic into the first write. This includes activating the needed bank and the
next one, and then issuing the write command. It doesn't complete the write
command yet, but that's the next step.
dgisselq 2864d 11h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
5 Under Verilator/simulation testing, the core now properly brings the device
up from reset. Next step: opening/closing banks.
dgisselq 2864d 18h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp
4 Work continues. A preliminary test-bench has been created. The core
has yet to pass through the reset cycle yet, so there's a lot of work
still to be done.
dgisselq 2865d 09h /wbddr3/trunk/bench/cpp/ddrsdramsim.cpp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.