OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] [xge_mac/] [trunk/] [rtl/] [verilog/] [wishbone_if.v] - Rev 24

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
24 Use FIFO's for statistics clock domain crossing antanguay 4207d 10h /xge_mac/trunk/rtl/verilog/wishbone_if.v
23 Adding basic packet stats antanguay 4207d 16h /xge_mac/trunk/rtl/verilog/wishbone_if.v
20 Updates for Xilinx synthesis antanguay 4499d 08h /xge_mac/trunk/rtl/verilog/wishbone_if.v
12 Change interface to big endian, added serdes examples to testbench antanguay 5285d 15h /xge_mac/trunk/rtl/verilog/wishbone_if.v
7 New directory structure. root 5564d 00h /xge_mac/trunk/rtl/verilog/wishbone_if.v
2 Initial revision antanguay 5846d 12h /xge_mac/trunk/rtl/verilog/wishbone_if.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.