OpenCores
URL https://opencores.org/ocsvn/c16/c16/trunk

Subversion Repositories c16

[/] - Rev 19

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
19 FPGA Pin desription added. jsauermann 7273d 12h /
18 Assert ENABLE_INT and DISABLE_INT only in M1.
Thanks to Riccardo Cerulli-Irelly.
Requires a fix in rtos.c as well
jsauermann 7574d 11h /
17 Assert ENABLE_INT and DISABLE_INT only in M1.
Thanks to Riccardo Cerulli-Irelly.
Requires a fix in rtos.c as well
jsauermann 7574d 11h /
16 Enable interrupts at start of each task.
This fix is required after a change in opcode_decoder.vhd.
jsauermann 7574d 11h /
15 sample ucf file jsauermann 7613d 14h /
14 no message jsauermann 7621d 15h /
13 bug in print_unsigned() fixed.
Now done as in rtos.c
jsauermann 7664d 09h /
12 Todo removed jsauermann 7693d 07h /
11 First Version jsauermann 7693d 07h /
10 Set top of stack of idle task to end of internal memory rather
than end of external memory (causing incorrect display of
100 % CPU load).
jsauermann 7693d 08h /
9 Made cpu_engine WISHBONE compliant.
(Somebody please validate it).
jsauermann 7693d 08h /
8 Initialization of compound auto variables added (was TODO) jsauermann 7700d 11h /
7 Handle auto variable declarations in compound statements properly jsauermann 7701d 11h /
6 New Target polled for testing compiler without the need to simulate interrupts jsauermann 7701d 11h /
5 Initial version jsauermann 7702d 08h /
4 Documentation finalized jsauermann 7702d 12h /
3 This commit was manufactured by cvs2svn to create tag 'V10'. 7705d 07h /
2 no message jsauermann 7705d 07h /
1 Standard project directories initialized by cvs2svn. 7705d 07h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.