OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] - Rev 142

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
142 This commit was manufactured by cvs2svn to create tag 'rel_20'. 7326d 16h /
141 Core improved to pass all tests with the Bosch VHDL Reference system. igorm 7326d 16h /
140 I forgot to thange one signal name. igorm 7381d 15h /
139 Signal bus_off_on added. igorm 7381d 15h /
138 Header changed. Address latched to posedge. bus_off_on signal added. mohor 7420d 17h /
137 Header changed. mohor 7420d 18h /
136 Error counters changed. mohor 7420d 18h /
135 Header changed. mohor 7420d 18h /
134 Active high/low problem when Altera devices are used. Bug fixed by
Rojhalat Ibrahim.
mohor 7528d 15h /
133 This commit was manufactured by cvs2svn to create tag 'rel_19'. 7535d 02h /
132 This commit was manufactured by cvs2svn to create tag 'asyst_3'. 7535d 02h /
131 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7535d 02h /
130 mbist signals updated according to newest convention markom 7535d 02h /
129 Error counters changed. mohor 7551d 11h /
128 This commit was manufactured by cvs2svn to create tag 'rel_18'. 7551d 11h /
127 Fixing the core to be Bosch VHDL Reference compatible. mohor 7551d 11h /
126 Error counters fixed to be compatible with Bosch VHDL reference model.
Small synchronization changes.
mohor 7552d 07h /
125 Synchronization changed, error counters fixed. mohor 7556d 13h /
124 ALTERA_RAM supported. mohor 7576d 20h /
123 This commit was manufactured by cvs2svn to create tag 'rel_17'. 7584d 01h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.