OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 17

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8297d 15h /
16 bs_chain_o port added. mohor 8299d 15h /
15 bs_chain_o added. mohor 8299d 16h /
14 Document updated. mohor 8300d 14h /
13 Signal names changed to lowercase. mohor 8300d 17h /
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8301d 17h /
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8322d 13h /
10 First official release 1.0. mohor 8326d 17h /
9 Working version. Few bugs fixed, comments added. mohor 8326d 17h /
8 Asynchronous set/reset not used in trace any more. mohor 8327d 15h /
7 First official release 1.0. mohor 8327d 15h /
6 Minor changes for simulation. mohor 8327d 15h /
5 Trace fixed. Some registers changed, trace simplified. mohor 8328d 13h /
4 Initial official release. mohor 8333d 13h /
3 This commit was manufactured by cvs2svn to create tag 'arelease'. 8333d 13h /
2 Initial official release. mohor 8333d 13h /
1 Standard project directories initialized by cvs2svn. 8333d 13h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.