OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 20

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8289d 04h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8301d 05h /
18 Reset signals are not combined any more. mohor 8303d 14h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8327d 04h /
16 bs_chain_o port added. mohor 8329d 03h /
15 bs_chain_o added. mohor 8329d 05h /
14 Document updated. mohor 8330d 02h /
13 Signal names changed to lowercase. mohor 8330d 05h /
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8331d 05h /
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8352d 01h /
10 First official release 1.0. mohor 8356d 05h /
9 Working version. Few bugs fixed, comments added. mohor 8356d 05h /
8 Asynchronous set/reset not used in trace any more. mohor 8357d 03h /
7 First official release 1.0. mohor 8357d 03h /
6 Minor changes for simulation. mohor 8357d 03h /
5 Trace fixed. Some registers changed, trace simplified. mohor 8358d 01h /
4 Initial official release. mohor 8363d 01h /
3 This commit was manufactured by cvs2svn to create tag 'arelease'. 8363d 01h /
2 Initial official release. mohor 8363d 01h /
1 Standard project directories initialized by cvs2svn. 8363d 01h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.