OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 31

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
31 trst synchronization is not needed and was removed. mohor 8286d 14h /
30 IDCODE bug fixed, chains reused to decreas size of core. Data is shifted-in
not filled-in. Tested in hw.
mohor 8297d 19h /
29 Document revised and put tp better form. mohor 8301d 08h /
28 TDO and TDO Enable signal are separated into two signals. mohor 8333d 16h /
27 Warnings from synthesys tools fixed. mohor 8347d 17h /
26 Warnings from synthesys tools fixed. mohor 8347d 17h /
25 trst signal is synchronized to wb_clk_i. mohor 8348d 13h /
24 CRC changed so more thorough testing is done. mohor 8349d 15h /
23 Trace disabled by default. mohor 8355d 17h /
22 Register length fixed. mohor 8355d 17h /
21 CRC is returned when chain selection data is transmitted. mohor 8356d 13h /
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8357d 16h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8369d 17h /
18 Reset signals are not combined any more. mohor 8372d 02h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8395d 15h /
16 bs_chain_o port added. mohor 8397d 15h /
15 bs_chain_o added. mohor 8397d 16h /
14 Document updated. mohor 8398d 14h /
13 Signal names changed to lowercase. mohor 8398d 17h /
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8399d 17h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.