OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 32

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
32 Stupid bug that was entered by previous update fixed. mohor 8275d 09h /
31 trst synchronization is not needed and was removed. mohor 8275d 09h /
30 IDCODE bug fixed, chains reused to decreas size of core. Data is shifted-in
not filled-in. Tested in hw.
mohor 8286d 14h /
29 Document revised and put tp better form. mohor 8290d 03h /
28 TDO and TDO Enable signal are separated into two signals. mohor 8322d 11h /
27 Warnings from synthesys tools fixed. mohor 8336d 12h /
26 Warnings from synthesys tools fixed. mohor 8336d 12h /
25 trst signal is synchronized to wb_clk_i. mohor 8337d 09h /
24 CRC changed so more thorough testing is done. mohor 8338d 10h /
23 Trace disabled by default. mohor 8344d 12h /
22 Register length fixed. mohor 8344d 12h /
21 CRC is returned when chain selection data is transmitted. mohor 8345d 08h /
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8346d 11h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8358d 12h /
18 Reset signals are not combined any more. mohor 8360d 21h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8384d 10h /
16 bs_chain_o port added. mohor 8386d 10h /
15 bs_chain_o added. mohor 8386d 11h /
14 Document updated. mohor 8387d 09h /
13 Signal names changed to lowercase. mohor 8387d 12h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.