OpenCores
URL https://opencores.org/ocsvn/ethmac10g/ethmac10g/trunk

Subversion Repositories ethmac10g

[/] - Rev 40

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
40 This commit was manufactured by cvs2svn to create tag 'V10'. 6663d 15h /
39 first version fisher5090 6663d 15h /
38 deleted fisher5090 6663d 15h /
37 no message fisher5090 6663d 16h /
36 no message godzilla 6727d 00h /
35 no message godzilla 6730d 00h /
34 Rewritten code. godzilla 6730d 00h /
33 Rewritten code. godzilla 6730d 00h /
32 no message fisher5090 6747d 08h /
31 no message fisher5090 6747d 08h /
30 no message fisher5090 6775d 07h /
29 no message fisher5090 6775d 17h /
28 First commit. 32-bit counter. Synthesizes with no errors in Xilinx XST. mvpratt 6778d 03h /
27 xilinx coregen fisher5090 6788d 08h /
26 good edition fisher5090 6788d 08h /
25 no message fisher5090 6788d 08h /
24 First cut. One of the main culprits for the timing violations. godzilla 6790d 23h /
23 First cut. Original code from Easic but add some extra controls. One of the main culprits for the timing violations. godzilla 6790d 23h /
22 First cut. Original code from Easic but add some extra controls. godzilla 6790d 23h /
21 First cut. Not thoroughly tested yet but still need to implement the configuration, non-crc version and stats.
So far Leonardo Precison indicates the design can run upto 101 MHz but need to remove the timing violations to increase speed.
godzilla 6790d 23h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.