OpenCores
URL https://opencores.org/ocsvn/lq057q3dc02/lq057q3dc02/trunk

Subversion Repositories lq057q3dc02

[/] - Rev 38

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
38 updated for new Coregen BRAM version! jwdonal 5694d 20h /
37 new file to ignore! jwdonal 5695d 00h /
36 converted dcm_sys_to_lcd source file from verilog to VHDL so users don't have to have mixed-language simulation support. Aren't I so nice?? ;-) jwdonal 5695d 00h /
35 fixed spelling error jwdonal 5695d 00h /
34 fixed syntax jwdonal 5695d 00h /
33 added cvs edit feature jwdonal 5695d 00h /
32 initial rev jwdonal 5695d 00h /
31 moved to new location jwdonal 5695d 00h /
30 initial rev jwdonal 5695d 00h /
29 initial rev jwdonal 5695d 01h /
28 initial rev jwdonal 5695d 02h /
27 comments jwdonal 6002d 19h /
26 *** empty log message *** jwdonal 6209d 17h /
25 *** empty log message *** jwdonal 6209d 17h /
24 Fixed order of operations jwdonal 6209d 17h /
23 Added note on changing project directory names. jwdonal 6209d 18h /
22 New source files directory. jwdonal 6209d 18h /
21 Changed source files directory name. Necessary for proper simulation results do to XCO files remembering the COE file search path. jwdonal 6209d 18h /
20 Changed coefficiecint (COE) files search path jwdonal 6209d 18h /
19 *** empty log message *** jwdonal 6209d 18h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.