OpenCores
URL https://opencores.org/ocsvn/mlite/mlite/trunk

Subversion Repositories mlite

[/] - Rev 19

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
19 Changed simili run to 40us. rhoads 8251d 18h /
18 Fixed "divu $3,$4". "Div $3,$4" still has bug if $3*$4<0. rhoads 8251d 18h /
17 Fixed "blez $0,target". Made LWL=LW and SWL=SW. Changed tabs to spaces. rhoads 8251d 18h /
16 Fixed binary to HEX when the number of digits isn't a multiple of 4. rhoads 8251d 18h /
15 Test all MIPS I opcodes. rhoads 8251d 18h /
14 Fixed big-endian mode bugs rhoads 8255d 18h /
13 Removed reg_bank configuration control rhoads 8255d 18h /
12 Better support for dual-port memories, removed old method rhoads 8255d 18h /
11 Added comment for DEBUG mode rhoads 8255d 18h /
10 Add pause_in to process dependency, fixes "lw $4,0($4)" rhoads 8255d 18h /
9 Support for generic_tpram dual-port RAM rhoads 8260d 21h /
8 Preparing to use dual-port memory for registers. rhoads 8261d 19h /
7 Made writes 4 cycles, improved mem_ctrl.vhd rhoads 8267d 02h /
6 JAL now correctly sets r31 to instruction AFTER branch delay slot. Fixed interrupts. rhoads 8271d 00h /
5 This commit was manufactured by cvs2svn to create tag 'Version_1_0'. 8489d 23h /
4 Update web page rhoads 8489d 23h /
3 This commit was manufactured by cvs2svn to create tag 'arelease'. 8490d 00h /
2 MIPS-lite CPU core rhoads 8490d 00h /
1 Standard project directories initialized by cvs2svn. 8490d 00h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.