OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2454d 15h /
19 Add A20 address line ndumitrache 3675d 12h /
18 nicer code ndumitrache 3978d 06h /
17 fixed OV/CY flags for IMUL ndumitrache 3986d 13h /
16 fixed OV/CY flags for IMUL ndumitrache 3986d 16h /
15 doc fix ndumitrache 4000d 07h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 4028d 05h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4036d 16h /
12 fix IDIV when Q=0 ndumitrache 4071d 09h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4078d 16h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4115d 09h /
9 fixed DAA,DAS bug ndumitrache 4133d 11h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4177d 10h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4401d 17h /
6 updated CMPS/SCAS timing ndumitrache 4401d 17h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4401d 17h /
4 comment fix ndumitrache 4416d 18h /
3 updated comments ndumitrache 4466d 17h /
2 v1.0 ndumitrache 4467d 09h /
1 The project and the structure was created root 4467d 15h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.