OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 538

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
538 or1ksim updates. spr-def.h updates, Cygwin compile error fixes. julius 4778d 06h /
537 ORPSoC or1200 fix for l.rfe bug, and when multiply is disabled. julius 4778d 23h /
536 ORPSoC - removing duplicate ethmac toplevel file. julius 4782d 12h /
535 ORPSoC - adding sw tests for l.rfe julius 4784d 03h /
534 Some ABI updates (64-bit values in 32-bit registers, FP optional) yannv 4788d 08h /
533 First draft of 2011 review of OR1K architecture specification. yannv 4788d 12h /
532 Ensure the halted flag is cleared when the processor is unstalled. jeremybennett 4789d 02h /
531 Quick fix to frame analysis bug which returned invalid frame ID at startup. jeremybennett 4789d 10h /
530 ORPSoC update

Ethernet MAC Wishbone interface fixes

Beginnings of software update.

ML501 backend script fixes for new ISE
julius 4791d 11h /
529 or_debug_proxy updates julius 4795d 01h /
528 ORPSoC SPI flash programming link script bug fix julius 4796d 11h /
527 newlib-1.18.0 port update, name of support library header now or1k-support.h julius 4797d 01h /
526 uC/OS-II port fix for user interrupt handler julius 4797d 08h /
525 uC/OS-II port fix: account for redzone during task stack initialisation julius 4797d 09h /
524 Various tidy ups to GDB and updates to the simulation boards for the latest GCC. jeremybennett 4802d 04h /
523 Changes to -mnewlib is no longer needed with the or32-elf tool chain. jeremybennett 4803d 07h /
522 Miscellaneous tidy ups. jeremybennett 4804d 11h /
521 Tagging the 1.0rc1 release of binutils 2.20.1 for the OpenRISC 1000 julius 4806d 07h /
520 Tagging the 1.0rc2 candidate release of Newlib 1.18.0 for the OpenRISC 1000 julius 4807d 04h /
519 Tagging the 1.0rc4 candidate release of GCC 4.5.1 julius 4807d 04h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.