OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1174

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1174 fix for immu exceptions that never should have happened phoenix 7637d 02h /
1173 Added QMEM. lampret 7638d 10h /
1172 Added embedded memory QMEM. lampret 7638d 10h /
1171 Added embedded memory QMEM. lampret 7638d 11h /
1170 Added support for l.addc instruction. csanchez 7645d 06h /
1169 Added support for l.addc instruction. csanchez 7645d 07h /
1168 Added explicit alignment expressions. csanchez 7650d 17h /
1167 Corrected offset of TSS field within task_struct. csanchez 7650d 17h /
1166 Fixed problem with relocations of non-allocated sections. csanchez 7650d 17h /
1165 timeout bug fixed; contribution by Carlos markom 7667d 10h /
1164 This commit was manufactured by cvs2svn to create branch 'branch_speed_opt'. 7670d 23h /
1163 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7670d 23h /
1162 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7670d 23h /
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7670d 23h /
1160 added missing .rodata.* section into rom linker script phoenix 7701d 23h /
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7714d 02h /
1158 Added simple uart test case. lampret 7715d 03h /
1157 Added syscall test case. lampret 7715d 04h /
1156 Tick timer test case added. lampret 7716d 00h /
1155 No functional change. Only added customization for exception vectors. lampret 7717d 04h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.