OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1214

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1214 Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed. simons 7545d 04h /
1213 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7549d 16h /
1212 This commit was manufactured by cvs2svn to create tag 'rel_16'. 7549d 16h /
1211 New wb_biu for iwb interface. lampret 7549d 16h /
1210 No functional change. lampret 7549d 16h /
1209 Fixed instantiation name. lampret 7549d 16h /
1208 Added useless signal genpc_stop_refetch. lampret 7549d 16h /
1207 Static exception prefix. lampret 7549d 16h /
1206 Static exception prefix. lampret 7549d 16h /
1205 fix for gdb_debug config phoenix 7556d 01h /
1204 added additional field into executed log wich besides EA also prints PA (physical address) phoenix 7573d 12h /
1203 value stored in ITLB and DTLB match registers was wrong. fixed. phoenix 7573d 12h /
1202 at exception print insn number to ease debugging phoenix 7573d 12h /
1201 This commit was manufactured by cvs2svn to create tag 'rel_15'. 7598d 08h /
1200 mbist signals updated according to newest convention markom 7598d 08h /
1199 Daniel Wiklund: Removed multiple entries of debug/Makefile in configure danwi 7602d 09h /
1198 make it compile on RH 8,9 phoenix 7627d 23h /
1197 disabled ram-init of ps2 (old) +
changed MAC type into DOS type, so that Xilinx ISE can work with it
dries 7633d 04h /
1196 removed second debug/Makefile (credits: Daniel Wiklund - danwi@isy.liu.se) dries 7633d 06h /
1195 made the project file a little bit more universal dries 7633d 07h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.