OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1597

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1597 Fix parsing the destination register nogj 6774d 00h /
1596 Fix handling of eof in the sim cli nogj 6774d 00h /
1595 Add default immu/dmmu page size nogj 6774d 00h /
1594 Fix the case of is_power2(0) nogj 6774d 00h /
1593 Don't kill sim on second ctrl+c if the cli prompt has already been shown nogj 6774d 00h /
1592 Added additional desc of tick timer, added l.fl1, corrected desc of l.ff1 and corrected encoding of l.maci lampret 6776d 02h /
1591 Added l.fl1, fixed desc of l.ff1 lampret 6776d 21h /
1590 Added l.fl1 lampret 6776d 21h /
1589 Make -d channel be equivalent to -d +channel nogj 6780d 09h /
1588 Correct INT_MAX->INT32_MAX nogj 6780d 09h /
1587 Supports two RAM banks by Jacob Bower jcastillo 6783d 23h /
1586 Charles Qi
Fix memory handling on big endian machines
nogj 6785d 02h /
1585 added missing exception, fixes segfault with trap exception phoenix 6790d 18h /
1584 usability improvments phoenix 6791d 17h /
1583 First Import jcastillo 6792d 04h /
1582 Added support for RAMB16 Xilinx4/Spartan3 primitives jcastillo 6792d 04h /
1581 Added support for rc200 board by Jacob Bower jcastillo 6793d 09h /
1580 Stephan Bourduas
* Fix starting instruction logger from > 2^31 - 1 instructions
* Fix `run x' command, where x > 2^31.

nog.
nogj 6800d 10h /
1579 Add missing break; statements nogj 6812d 05h /
1578 Put consecutive asm statements into one __asm__() block to prevent gcc from scheduleing other instructions between them. nogj 6812d 05h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.