OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 614

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
614 Changed to support new debug if. simons 8169d 08h /
613 init: trap exception occurs always; initialization of sr not needed anymore markom 8170d 05h /
612 Tick timer period extended to meet real timing. simons 8170d 07h /
611 EEAR register is not changed by trap, sys, int, tick and range exception. simons 8171d 08h /
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8171d 08h /
609 Added wb_err_o to flash and sram i/f for testing the buserr exception. lampret 8171d 08h /
608 Range exception removed from test. simons 8172d 04h /
607 single step steps just one instruction ^c bug fixed markom 8172d 04h /
606 raw register range bug fixed; acv_uart test passes markom 8173d 04h /
605 simulator prints out a message, when gdb is not attached and stall occurs; OV flag fixed markom 8173d 04h /
604 mul test repaired - signed multiplication; obsolete pic test removed; make check pass markom 8173d 05h /
603 fixed bfd markom 8173d 07h /
602 Renamed targets. Switched off debug. lampret 8174d 05h /
601 or1k has anly one external interrupt exception. Tick timer exception added. simons 8174d 17h /
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8174d 17h /
599 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8174d 17h /
598 Fixed SR[EXR] (this is now actually SR[TEE]) lampret 8175d 02h /
597 Fixed OR1200_XILINX_RAM32X1D. lampret 8175d 02h /
596 SR[TEE] should be zero after reset. lampret 8175d 07h /
595 Fixed 'the NPC single-step fix'. lampret 8176d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.