OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 86

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
86 Added dh command. lampret 8484d 22h /
85 Added dumphex. lampret 8484d 22h /
84 Update. lampret 8484d 22h /
83 Updates. lampret 8484d 22h /
82 Changed pctemp to pcnext. lampret 8484d 22h /
81 This commit was manufactured by cvs2svn to create tag 'alpha'. 8512d 16h /
80 First import. lampret 8512d 16h /
79 Data and instruction cache simulation added. lampret 8514d 14h /
78 (i/d)tlb_status lampret 8638d 03h /
77 Regular update. lampret 8638d 04h /
76 regular update lampret 8638d 04h /
75 simgetstr added. eval_mem32 replaced with evalsim_mem32. lampret 8638d 04h /
74 Same as DMMU. lampret 8645d 03h /
73 Fixed all bugs. Now more or less works. IMMU still has some problems (exception start). lampret 8645d 03h /
72 Added 'how to build GNU tools' lampret 8650d 04h /
71 Clean two typos. lampret 8655d 05h /
70 Basic setjmp/longjmp are ready. lampret 8655d 06h /
69 Sim debug. lampret 8657d 03h /
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8657d 03h /
67 Added simulator "application load". lampret 8657d 03h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.