OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 981

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
981 First checkin. lampret 7967d 12h /
980 Removed sim.tcl that shouldn't be here. lampret 7967d 12h /
979 Removed old test case binaries. lampret 7967d 12h /
978 Added variable delay for SRAM. lampret 7967d 12h /
977 Added store buffer. lampret 7967d 12h /
976 Added store buffer lampret 7967d 12h /
975 First checkin lampret 7967d 12h /
974 Enabled what works on or1ksim and disabled other tests. lampret 7967d 14h /
973 generated cuc top scheduler builds without syntax errors; not tested yet markom 7969d 18h /
972 Interrupt suorces fixed. simons 7969d 18h /
971 Now even keyboard test passes. simons 7969d 21h /
970 Testbench is now running on ORP architecture platform. simons 7970d 10h /
969 Checking in except directory. lampret 7971d 01h /
968 Checking in utils directory. lampret 7971d 01h /
967 Checking in mul directory. lampret 7971d 02h /
966 Checking in cbasic directory. lampret 7971d 02h /
965 Checking in basic directory. lampret 7971d 02h /
964 Checking in support directory. lampret 7971d 02h /
963 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7971d 02h /
962 Fixed Xilinx trace buffer address. REported by Taylor Su. lampret 7971d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.