OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] - Rev 1175

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1175 Added three missing wire declarations. No functional changes. lampret 7690d 16h /
1174 fix for immu exceptions that never should have happened phoenix 7691d 17h /
1173 Added QMEM. lampret 7693d 01h /
1172 Added embedded memory QMEM. lampret 7693d 02h /
1171 Added embedded memory QMEM. lampret 7693d 02h /
1170 Added support for l.addc instruction. csanchez 7699d 21h /
1169 Added support for l.addc instruction. csanchez 7699d 22h /
1168 Added explicit alignment expressions. csanchez 7705d 08h /
1167 Corrected offset of TSS field within task_struct. csanchez 7705d 08h /
1166 Fixed problem with relocations of non-allocated sections. csanchez 7705d 08h /
1165 timeout bug fixed; contribution by Carlos markom 7722d 02h /
1164 This commit was manufactured by cvs2svn to create branch 'branch_speed_opt'. 7725d 15h /
1163 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7725d 15h /
1162 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7725d 15h /
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7725d 15h /
1160 added missing .rodata.* section into rom linker script phoenix 7756d 15h /
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7768d 17h /
1158 Added simple uart test case. lampret 7769d 19h /
1157 Added syscall test case. lampret 7769d 19h /
1156 Tick timer test case added. lampret 7770d 15h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.