OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] - Rev 193

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
193 Declared RISCOP.RESET to be volatile so that -O2 optimization would
not optimize away the correct behavior by trying to be too clever.
chris 8472d 09h /
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8472d 18h /
191 Added UART jitter var to sim config chris 8473d 14h /
190 Added jitter initialization chris 8473d 14h /
189 fixed mode handling for tick facility chris 8473d 14h /
188 fixed PIC interrupt controller chris 8473d 14h /
187 minor change to clear pending exception chris 8473d 15h /
186 major change to UART structure chris 8473d 15h /
185 major change to UART code chris 8473d 15h /
184 modified decode for trace debugging chris 8473d 15h /
183 changed special case for PICSR chris 8473d 15h /
182 updated exception handling procedures chris 8473d 15h /
181 Added trace/stall commands chris 8473d 15h /
180 Updated debug. lampret 8473d 20h /
179 Sim run script lampret 8493d 13h /
178 Some test code lampret 8493d 13h /
177 Improved wb_sram model lampret 8493d 13h /
176 IC enable/disable. lampret 8493d 13h /
175 Added new configure option --enable-impl=[default,mp3,bender],
which defines IMPL_impl.
It selects implementation specific environment. One should
#ifdef the code that is different than default.
markom 8494d 08h /
174 Few changes that should be done previously:
- machine.h replaced by spr_defs.h
- if reset label does not exist, boot from 0x0100
markom 8494d 11h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.