OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] - Rev 81

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
81 This commit was manufactured by cvs2svn to create tag 'alpha'. 8554d 15h /
80 First import. lampret 8554d 15h /
79 Data and instruction cache simulation added. lampret 8556d 12h /
78 (i/d)tlb_status lampret 8680d 02h /
77 Regular update. lampret 8680d 02h /
76 regular update lampret 8680d 02h /
75 simgetstr added. eval_mem32 replaced with evalsim_mem32. lampret 8680d 02h /
74 Same as DMMU. lampret 8687d 01h /
73 Fixed all bugs. Now more or less works. IMMU still has some problems (exception start). lampret 8687d 01h /
72 Added 'how to build GNU tools' lampret 8692d 02h /
71 Clean two typos. lampret 8697d 04h /
70 Basic setjmp/longjmp are ready. lampret 8697d 04h /
69 Sim debug. lampret 8699d 02h /
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8699d 02h /
67 Added simulator "application load". lampret 8699d 02h /
66 Added another set of eval_ functions that should be used directly by simulator.
evalsim_ and setsim_ don't go through MMU transaltion mechanism.
lampret 8699d 02h /
65 Added DMMU stats. lampret 8699d 02h /
64 SPR bit definition moved to spr_defs.h. lampret 8699d 02h /
63 Fixed a bug in getsprbits/setsprbits functions (now mask can have arbitry
alignment of bits).
lampret 8699d 02h /
62 OR1K DMMU model. lampret 8699d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.