OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 10

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
10 - added testbench for load immediate and load immediate with high byte. cwalter 6438d 07h /
9 - added support for immediate value decoding.
- opcode extender now works correctly for load immediate. needed special
handling for the high byte bit.
- conditional decoder needed special handling for high byte bit.
cwalter 6438d 08h /
8 Implementation of execute stage and register lock unit. Some changes im RISE package. jlechner 6438d 11h /
7 - initial version of instruction decode stage testbench. cwalter 6457d 04h /
6 - applied VHDL source code indenter. cwalter 6457d 04h /
5 - correct register address width is 4 bit and not 5 bit.
- added constants for OPCODES, COND and SR.
cwalter 6457d 04h /
4 - added decode for rX, rY, rZ.
- added decode for opcodes.
cwalter 6457d 04h /
3 Add pipeline design documents jlechner 6463d 07h /
2 Initial commit of project jlechner 6463d 07h /
1 Standard project directories initialized by cvs2svn. 6463d 07h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.