OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 134

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
134 Added second test program for testing uart. jlechner 6360d 08h /
133 - Fixed bug with ST opcodes. cwalter 6360d 10h /
132 Added test program for testing uart. jlechner 6360d 10h /
131 Changed high active resets to low active ones. jlechner 6360d 10h /
130 Removed obsolete line jlechner 6360d 11h /
129 Sample assembler program for accessing uart jlechner 6360d 11h /
128 Added multiplexer for output data. This mutliplexer decides on the adress of the last cycles
if ordinary memory data or data of an extension module have to be passed on.
jlechner 6360d 11h /
127 Changed high active resets to low active ones. jlechner 6360d 11h /
126 Added constant for cpu frequency (needed for UART) trinklhar 6360d 17h /
125 Fixed vhdl bugs trinklhar 6360d 17h /
124 Assigned UART signals to ports on top-level entity trinklhar 6360d 17h /
123 Removed UART again trinklhar 6360d 18h /
122 Removed UART again again trinklhar 6360d 18h /
121 Added address constants for uart access (memory mapped I/O) trinklhar 6360d 18h /
120 Added UART module to memory entity trinklhar 6360d 18h /
119 Uart wieder ausgebaut trinklhar 6361d 13h /
118 insert Uart address constant trinklhar 6361d 13h /
117 Uart im mem_stage trinklhar 6361d 13h /
116 writes to uart when write to reg 0 trinklhar 6362d 20h /
115 *** empty log message *** trinklhar 6363d 10h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.