OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 65

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
65 Updated Log file with CAS latency support 4,5 dinesha 4389d 06h /
64 CAS Latency support added for 4,5 dinesha 4389d 06h /
63 FPGA Bench mark results are added dinesha 4508d 05h /
62 Synthesis constraint for simplify dinesha 4508d 05h /
61 RTL file list are added into SVN dinesha 4508d 06h /
60 warning cleanup dinesha 4508d 06h /
59 Control path request and data are register now for better FPGA timing dinesha 4508d 06h /
58 Read Data is register on RD_FAST=0 case dinesha 4508d 06h /
57 Synthesis constraints are added dinesha 4508d 20h /
56 FPGA Synth optimisation dinesha 4508d 21h /
55 FPGA Synthesis timing optimisation dinesha 4508d 22h /
54 FPGA Timing Optimisation dinesha 4511d 19h /
53 Test bench upgradation dinesha 4512d 20h /
52 Documentation update for request control and transfer control block dinesha 4512d 20h /
51 FPGA relating timing optimisation done dinesha 4512d 20h /
50 Bug fix the request length is fixe dinesha 4515d 00h /
49 clean up dinesha 4515d 23h /
48 top-level cleanup dinesha 4515d 23h /
47 SDRAM bus converter bug fix and top-level signal clean up dinesha 4515d 23h /
46 test bench upgrade + rtl cleanup dinesha 4518d 00h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.