OpenCores
URL https://opencores.org/ocsvn/spdif_interface/spdif_interface/trunk

Subversion Repositories spdif_interface

[/] - Rev 46

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
46 Transmitter version register. gedra 7273d 21h /
45 Transmitter component declarations. gedra 7274d 20h /
44 Transmitter Wishbone bus cycle decoder. gedra 7274d 20h /
43 This commit was manufactured by cvs2svn to create tag 'rx_beta_1'. 7275d 21h /
42 Fixed bug with lock event generation. gedra 7275d 21h /
41 Test bench update. gedra 7275d 21h /
40 Improved test bench. gedra 7276d 22h /
39 Bug-fix. gedra 7276d 22h /
38 Signal renaming and bug fix. gedra 7290d 22h /
37 Converted to numeric_std and fixed a few bugs. gedra 7292d 00h /
36 Top level entity for receiver. gedra 7292d 00h /
35 Top level test bench for receiver. NB! Not complete. gedra 7292d 00h /
34 Converter to numeric_std and added hex functions gedra 7292d 00h /
33 Minor update. gedra 7292d 00h /
32 Wishbone bus utilities. gedra 7293d 19h /
31 Added data output. gedra 7293d 19h /
30 Added Wishbone bus cycle decoder. gedra 7294d 20h /
29 Wishbone bus cycle decoder. gedra 7294d 20h /
28 Delint'ed and changed name of architecture. gedra 7299d 04h /
27 Alternate dual port memory implementation for Altera FPGA's. gedra 7299d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.