OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] - Rev 169

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
169 initial check-in arniml 6992d 21h /
168 change address range of wb_master arniml 6992d 21h /
167 simplify address range:
- configuration range
- Wishbone range
arniml 6992d 21h /
166 assign default for state_s arniml 6994d 13h /
165 add component wb_master.vhd arniml 6995d 12h /
164 initial check-in arniml 6995d 12h /
163 add bug
Wrong clock applied to T0
arniml 6996d 12h /
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 6996d 12h /
161 fix syntax problem that triggers an error with GHDL 0.18 arniml 7027d 16h /
160 add others to case statement arniml 7148d 12h /
159 fix dependencies for tb_t8048_behav_c0 and tb_t8039_behav_c0 arniml 7148d 12h /
158 added hierarchies t8039_notri and t8048_notri arniml 7148d 12h /
157 removed obsolete constant arniml 7148d 12h /
156 added hierarchy t8039_notri arniml 7148d 12h /
155 initial check-in arniml 7148d 12h /
154 added t8039_notri hierarchy arniml 7148d 12h /
153 introduced generic gate_port_input_g
forces masking of P1 and P2 input bus
arniml 7149d 10h /
152 added hierarchy t8048_notri and system components package arniml 7150d 01h /
151 added hierarchy t8048_notri and components package for t48 systems arniml 7150d 01h /
150 intruduced hierarchy t8048_notri where all system functionality
except bidirectional ports is handled
arniml 7150d 09h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.