OpenCores
URL https://opencores.org/ocsvn/ts7300_opencore/ts7300_opencore/trunk

Subversion Repositories ts7300_opencore

[/] - Rev 3

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
3 Fix bus demultiplexer. joff 6382d 18h /
2 Initial import of ts7300_opencore. Quartus II project tree for
Technologic Systems TS-7300 FPGA Linux Computer. Contains WISHBONE
bridge verilog as well as pin locks, timing constraints, and various
other Quartus II project metadata. Also included is a sample
implementation of the open-ethernet core as well as a stub WISHBONE slave
demonstrating a 32-bit register in the address space of the ARM9 CPU running
Linux.
joff 6566d 13h /
1 Standard project directories initialized by cvs2svn. 6566d 13h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.