OpenCores
URL https://opencores.org/ocsvn/uart16750/uart16750/trunk

Subversion Repositories uart16750

[/] - Rev 20

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 UART16750: Check only half of the stop bit in the receiver to resume faster to the IDLE state hasw 5561d 22h /
19 Added old uploaded documents to new repository. root 5578d 02h /
18 Added old uploaded documents to new repository. root 5578d 07h /
17 New directory structure. root 5578d 07h /
16 UART16750: Added example project hasw 5598d 19h /
15 UART16750: Decreased input filter size. De-assert IIR FIFO64 when FIFO is disabled. Fixed typo. Added FIFO 64 tests. hasw 5607d 21h /
14 UART16750: Decreased input filter size. De-assert IIR FIFO64 when FIFO is disabled. Fixed typo. Added FIFO 64 tests. hasw 5608d 23h /
13 UART16750: Added automatic flow control hasw 5622d 00h /
12 UART16750: Updated stimuli script with automatic flow control tests hasw 5622d 00h /
11 UART16750: Removed dependency from std_logic_unsigned hasw 5622d 00h /
10 UART16750: Removed dependency from std_logic_unsigned hasw 5622d 01h /
9 Registered control line outputs hasw 5631d 02h /
8 Make memory read in generic FIFO model synchronous for optimized used with XST hasw 5631d 02h /
7 Removed async. reset of FIFO memory cells for optimized usage of default FIFO model with XST hasw 5632d 07h /
6 THR empty interrupt register connected to RST hasw 5632d 07h /
5 Removed old component hasw 5633d 02h /
4 Removed swap file hasw 5633d 03h /
3 This commit was manufactured by cvs2svn to create tag 'Import'. 5633d 03h /
2 Imported sources hasw 5633d 03h /
1 Standard project directories initialized by cvs2svn. 5633d 03h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.