OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 44

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
44 registered row comparison unneback 5255d 12h /
43 unneback 5255d 17h /
42 added pipeline stage for egress FIFO readot unneback 5256d 01h /
41 Added two alternate data capture functions. mikaeljf 5256d 09h /
40 updated fifo interfaces with re/rd and we/wr unneback 5256d 16h /
39 updated FIFO and SDR 16 unneback 5257d 03h /
38 casex in rw state to save logic unneback 5259d 11h /
37 unneback 5260d 01h /
36 unneback 5260d 02h /
35 work for limited test case unneback 5260d 09h /
34 added unneback 5260d 09h /
33 work for limited test case, no cke inhibit for fifo empty unneback 5260d 12h /
32 Updated the testbench to match the new wishbone interface. mikaeljf 5263d 15h /
31 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5265d 09h /
30 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5265d 09h /
29 Adapted the test bench to the new wishbone interface. mikaeljf 5269d 09h /
28 Fixed typos and updated the rtl Makefile and Altera-Modelsim script. Modified the counter-excel file and added missing module 'dff_sr.v'. mikaeljf 5269d 11h /
27 unneback 5273d 02h /
26 compiles OK, not simulated unneback 5275d 01h /
25 unneback 5275d 04h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.