OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 48

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
48 dq_oe fix unneback 5224d 11h /
47 support for registered outputs on ras, cas and we unneback 5224d 12h /
46 cosmetic updates unneback 5224d 12h /
45 added unneback 5224d 15h /
44 registered row comparison unneback 5226d 15h /
43 unneback 5226d 20h /
42 added pipeline stage for egress FIFO readot unneback 5227d 04h /
41 Added two alternate data capture functions. mikaeljf 5227d 12h /
40 updated fifo interfaces with re/rd and we/wr unneback 5227d 19h /
39 updated FIFO and SDR 16 unneback 5228d 06h /
38 casex in rw state to save logic unneback 5230d 14h /
37 unneback 5231d 04h /
36 unneback 5231d 05h /
35 work for limited test case unneback 5231d 12h /
34 added unneback 5231d 12h /
33 work for limited test case, no cke inhibit for fifo empty unneback 5231d 15h /
32 Updated the testbench to match the new wishbone interface. mikaeljf 5234d 18h /
31 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5236d 12h /
30 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5236d 12h /
29 Adapted the test bench to the new wishbone interface. mikaeljf 5240d 12h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.