OpenCores
URL https://opencores.org/ocsvn/wbuart32/wbuart32/trunk

Subversion Repositories wbuart32

[/] - Rev 24

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
24 Fixed the broken TX interrupt flagg dgisselq 2119d 11h /
23 Brought SVN repo up to date with github repo dgisselq 2119d 11h /
22 Added formal methods via SymbiYosys dgisselq 2211d 09h /
21 Updates based upon Formal methods dgisselq 2211d 09h /
20 Added yosys-smtbmc config files for formal proofs dgisselq 2406d 05h /
19 Added a directory for formal info dgisselq 2406d 05h /
18 Lots of updates. See the git log for details dgisselq 2406d 05h /
17 Biggest change: default_nettype

Also fixed potential ufifo overload condition, and wbuart not calling
txuartlite when so instructed.
dgisselq 2614d 07h /
16 Updated the property list for cpp directory. dgisselq 2638d 12h /
15 Added a set of lite-UARTs that only handle 8N1 to the repository. dgisselq 2638d 12h /
14 This version works on hardware. dgisselq 2673d 14h /
13 Adjusted documentation of OPT_STANDALONE, and updated internal README files. dgisselq 2674d 10h /
12 Added hardware flow control information to the specification. dgisselq 2674d 11h /
11 Modified mkspeech to create both hex and include files, to tailor for the broken ISE program. dgisselq 2674d 11h /
10 Adjusted for the new hardware flow control capability. dgisselq 2674d 11h /
9 Added a hardware flow control capability. dgisselq 2674d 11h /
8 Updated the documents to reference the new testbenches. dgisselq 2705d 14h /
7 Moved the definition of state to before its first usage. dgisselq 2705d 14h /
6 Lots of changes--see the git log for the full details. dgisselq 2708d 16h /
5 Created independent peripheral, several toplevel tests, and updated documentation to match. dgisselq 2719d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.