OpenCores
URL https://opencores.org/ocsvn/xucpu/xucpu/trunk

Subversion Repositories xucpu

[/] - Rev 20

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Update RAM package to allow for 15-bit address.
Update test bench to use address width parameter.
lcdsgmtr 3225d 17h /
19 Makefile for building memory block testbench. lcdsgmtr 3225d 17h /
18 Ignore work files from GHDL. lcdsgmtr 3225d 17h /
17 Moving the generic block ram component piece by piece to a better
implementation.
lcdsgmtr 3225d 17h /
16 Re-write of memory in function of initial array memory blocks. lcdsgmtr 3225d 17h /
15 Unification of all RAM parts into one interface. lcdsgmtr 3225d 17h /
14 Simple implementation project. lcdsgmtr 3357d 16h /
13 Updated smallest Xilinx configuration. lcdsgmtr 3357d 16h /
12 Update Xilinx configurations. lcdsgmtr 3357d 16h /
11 Successful run of the simulation. Correct results. lcdsgmtr 3357d 18h /
10 Correct build with GHDL. lcdsgmtr 3357d 18h /
9 This makes sure that this GHDL configuration analyses correctly. lcdsgmtr 3357d 18h /
8 Rebuilding the configuration to build the first system using GHDL. lcdsgmtr 3358d 16h /
7 Moved package for initialising memory also to src. lcdsgmtr 3358d 16h /
6 Removed some unnecessary files and directories.
Moved other files to new directories.
lcdsgmtr 3358d 16h /
5 Re-organisation of repository. lcdsgmtr 3359d 18h /
4 Added directories for guiding implementation using Xilinx ISE and GHDL. lcdsgmtr 3394d 18h /
3 Added Makefile for GHDL. lcdsgmtr 3479d 16h /
2 First checkin to make sure that the project does not get stale. lcdsgmtr 3481d 19h /
1 The project and the structure was created root 3506d 00h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.