OpenCores
URL https://opencores.org/ocsvn/6809_6309_compatible_core/6809_6309_compatible_core/trunk

Subversion Repositories 6809_6309_compatible_core

[/] [6809_6309_compatible_core/] [trunk/] [rtl/] [verilog/] - Rev 18

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
18 fixed interrupt handling ale500 3434d 03h /6809_6309_compatible_core/trunk/rtl/verilog/
17 Bugfixes ale500 3523d 01h /6809_6309_compatible_core/trunk/rtl/verilog/
16 Fix ABX, TST, implemented new decoder, removed unused logic ale500 3611d 00h /6809_6309_compatible_core/trunk/rtl/verilog/
15 Fixed LDD, STD ale500 3620d 05h /6809_6309_compatible_core/trunk/rtl/verilog/
14 Improved speed and reduced decoder complexity ale500 3621d 05h /6809_6309_compatible_core/trunk/rtl/verilog/
13 added missing file with test for cpu ale500 3634d 07h /6809_6309_compatible_core/trunk/rtl/verilog/
12 Fixed inc, dec, indirect indexed, mul, shifts, h flag ale500 3635d 05h /6809_6309_compatible_core/trunk/rtl/verilog/
11 Fixed inc, dec, clr direct, ext and ind, deca, decb ale500 3639d 00h /6809_6309_compatible_core/trunk/rtl/verilog/
10 Fixed several extended and indirect opcodes ale500 3642d 05h /6809_6309_compatible_core/trunk/rtl/verilog/
9 Implemented E flag, some minor optimizations ale500 3816d 05h /6809_6309_compatible_core/trunk/rtl/verilog/
7 Added SYNC, Fixed EXG ale500 3817d 04h /6809_6309_compatible_core/trunk/rtl/verilog/
6 Implemented CWAI. Minor optimizations ale500 3821d 01h /6809_6309_compatible_core/trunk/rtl/verilog/
5 EXG/TFR Implemented ale500 3821d 22h /6809_6309_compatible_core/trunk/rtl/verilog/
4 Bugfix and enhancements ale500 3823d 03h /6809_6309_compatible_core/trunk/rtl/verilog/
2 Initial version ale500 3825d 01h /6809_6309_compatible_core/trunk/rtl/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.