OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_1/] - Rev 134

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
134 fix bug in case execution of two data dependent instructions. simont 7738d 23h /8051/tags/rel_1/
133 fix bug in substraction. simont 7739d 01h /8051/tags/rel_1/
132 change branch instruction execution (reduse needed clock periods). simont 7742d 17h /8051/tags/rel_1/
131 prepare programs for new timing. simont 7742d 17h /8051/tags/rel_1/
130 prepared programs for new timing. simont 7742d 17h /8051/tags/rel_1/
129 updated... simont 7742d 17h /8051/tags/rel_1/
128 chance idat_ir to 24 bit wide simont 7752d 00h /8051/tags/rel_1/
127 fix bug (cyc_o and stb_o) simont 7752d 00h /8051/tags/rel_1/
126 define OC8051_XILINX_RAMB added simont 7752d 00h /8051/tags/rel_1/
125 update, add prescaler, rclk, tclk. simont 7752d 00h /8051/tags/rel_1/
124 add support for external rom from xilinx ramb4 simont 7752d 00h /8051/tags/rel_1/
123 fiz bug iv pcs operation. simont 7753d 19h /8051/tags/rel_1/
122 deifne OC8051_ROM added simont 7757d 00h /8051/tags/rel_1/
121 Change pc add value from 23'h to 16'h simont 7757d 00h /8051/tags/rel_1/
120 defines for pherypherals added simont 7757d 21h /8051/tags/rel_1/
119 remove signal sbuf_txd [12:11] simont 7758d 01h /8051/tags/rel_1/
118 change wr_sft to 2 bit wire. simont 7758d 18h /8051/tags/rel_1/
117 Register oc8051_sfr dato output, add signal wait_data. simont 7758d 18h /8051/tags/rel_1/
116 change sfr's interface. simont 7760d 19h /8051/tags/rel_1/
115 change uart to meet timing. simont 7760d 20h /8051/tags/rel_1/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.