OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_12/] - Rev 133

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
133 fix bug in substraction. simont 7773d 16h /8051/tags/rel_12/
132 change branch instruction execution (reduse needed clock periods). simont 7777d 07h /8051/tags/rel_12/
131 prepare programs for new timing. simont 7777d 07h /8051/tags/rel_12/
130 prepared programs for new timing. simont 7777d 07h /8051/tags/rel_12/
129 updated... simont 7777d 07h /8051/tags/rel_12/
128 chance idat_ir to 24 bit wide simont 7786d 14h /8051/tags/rel_12/
127 fix bug (cyc_o and stb_o) simont 7786d 14h /8051/tags/rel_12/
126 define OC8051_XILINX_RAMB added simont 7786d 14h /8051/tags/rel_12/
125 update, add prescaler, rclk, tclk. simont 7786d 14h /8051/tags/rel_12/
124 add support for external rom from xilinx ramb4 simont 7786d 14h /8051/tags/rel_12/
123 fiz bug iv pcs operation. simont 7788d 10h /8051/tags/rel_12/
122 deifne OC8051_ROM added simont 7791d 14h /8051/tags/rel_12/
121 Change pc add value from 23'h to 16'h simont 7791d 14h /8051/tags/rel_12/
120 defines for pherypherals added simont 7792d 11h /8051/tags/rel_12/
119 remove signal sbuf_txd [12:11] simont 7792d 15h /8051/tags/rel_12/
118 change wr_sft to 2 bit wire. simont 7793d 08h /8051/tags/rel_12/
117 Register oc8051_sfr dato output, add signal wait_data. simont 7793d 08h /8051/tags/rel_12/
116 change sfr's interface. simont 7795d 09h /8051/tags/rel_12/
115 change uart to meet timing. simont 7795d 11h /8051/tags/rel_12/
114 remove t2mod register simont 7798d 14h /8051/tags/rel_12/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.