OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_12/] [rtl/] [verilog/] - Rev 25

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
25 divider and multiplier pass test markom 7999d 21h /8051/tags/rel_12/rtl/verilog/
23 mul & div use 4 clocks simont 8000d 16h /8051/tags/rel_12/rtl/verilog/
22 fix some bugs simont 8000d 16h /8051/tags/rel_12/rtl/verilog/
21 mul bug fixed markom 8000d 21h /8051/tags/rel_12/rtl/verilog/
20 multiplier and divider changed so they complete in 4 cycles markom 8001d 00h /8051/tags/rel_12/rtl/verilog/
19 combinatorial loop removed simont 8001d 16h /8051/tags/rel_12/rtl/verilog/
17 fix some bugs simont 8004d 22h /8051/tags/rel_12/rtl/verilog/
16 inputs ram and op2 removed simont 8004d 22h /8051/tags/rel_12/rtl/verilog/
15 commbinatorial loop removed simont 8004d 22h /8051/tags/rel_12/rtl/verilog/
13 some bug fix simont 8005d 20h /8051/tags/rel_12/rtl/verilog/
12 des1_r in alu port list simont 8005d 20h /8051/tags/rel_12/rtl/verilog/
11 des2_r removed simont 8005d 20h /8051/tags/rel_12/rtl/verilog/
10 % replaced with ^ in uart; some minor improvements markom 8006d 02h /8051/tags/rel_12/rtl/verilog/
9 removed unused compare states markom 8007d 19h /8051/tags/rel_12/rtl/verilog/
8 some IDS optimizations markom 8007d 19h /8051/tags/rel_12/rtl/verilog/
7 immediate1 & immediate2 registers moved to oc8051_immediate_sel markom 8007d 20h /8051/tags/rel_12/rtl/verilog/
6 psw combinatorial loop removed markom 8007d 22h /8051/tags/rel_12/rtl/verilog/
5 more linter corrections; 2 tests still fail markom 8007d 22h /8051/tags/rel_12/rtl/verilog/
4 Code repaired to satisfy the linter; testbech fails markom 8008d 00h /8051/tags/rel_12/rtl/verilog/
2 Initial CVS import simont 8023d 22h /8051/tags/rel_12/rtl/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.