OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_12/] [rtl/] [verilog/] - Rev 40

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
40 added sigals for interacting with external ram simont 8010d 23h /8051/tags/rel_12/rtl/verilog/
38 fix some bugs simont 8017d 21h /8051/tags/rel_12/rtl/verilog/
37 added signals ack, stb and cyc simont 8017d 21h /8051/tags/rel_12/rtl/verilog/
36 fix bugs in mode 0 simont 8017d 21h /8051/tags/rel_12/rtl/verilog/
32 overflow repaired simont 8019d 02h /8051/tags/rel_12/rtl/verilog/
31 fix some bugs simont 8025d 18h /8051/tags/rel_12/rtl/verilog/
30 mode 1 and 3 divide clooak with 31 or 16, mode 2 with 64 or 32 simont 8029d 00h /8051/tags/rel_12/rtl/verilog/
29 fix some bugs simont 8029d 01h /8051/tags/rel_12/rtl/verilog/
28 remove syn signal simont 8029d 01h /8051/tags/rel_12/rtl/verilog/
27 fix some bugs simont 8029d 02h /8051/tags/rel_12/rtl/verilog/
26 main divider logic was optimized not optimized by compiler, so I did it by hand markom 8029d 03h /8051/tags/rel_12/rtl/verilog/
25 divider and multiplier pass test markom 8029d 22h /8051/tags/rel_12/rtl/verilog/
23 mul & div use 4 clocks simont 8030d 17h /8051/tags/rel_12/rtl/verilog/
22 fix some bugs simont 8030d 17h /8051/tags/rel_12/rtl/verilog/
21 mul bug fixed markom 8030d 23h /8051/tags/rel_12/rtl/verilog/
20 multiplier and divider changed so they complete in 4 cycles markom 8031d 01h /8051/tags/rel_12/rtl/verilog/
19 combinatorial loop removed simont 8031d 17h /8051/tags/rel_12/rtl/verilog/
17 fix some bugs simont 8034d 23h /8051/tags/rel_12/rtl/verilog/
16 inputs ram and op2 removed simont 8034d 23h /8051/tags/rel_12/rtl/verilog/
15 commbinatorial loop removed simont 8034d 23h /8051/tags/rel_12/rtl/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.